X-Git-Url: https://bilbo.iut-bm.univ-fcomte.fr/and/gitweb/blast.git/blobdiff_plain/abbc64cf04a35ab3549d5c516f44c7c5921baa63..refs/heads/master:/lib/implementations/apf27-wb-master_impl.xml?ds=sidebyside diff --git a/lib/implementations/apf27-wb-master_impl.xml b/lib/implementations/apf27-wb-master_impl.xml index 7970abf..3775e07 100644 --- a/lib/implementations/apf27-wb-master_impl.xml +++ b/lib/implementations/apf27-wb-master_impl.xml @@ -2,21 +2,19 @@ - - - - This component is an interface between i.MX signals - and the interconnector component. - + + + changed to comply with new structure + + - On i.MX<->FPGA connection : the WEIM part of i.MX has a 16 bits bus address - but only [1:12] bits are connected to FPGA pins. From the i.MX point of view - it means that reading in memory mapped address 0x0002 or 0x0003 gives the same - result since the LSB bit of the address is not transmited. - - These 12 bits are forwarded to the interconnector which is responsible to - determine for what IP the data and addr signals must be routed. - + On i.MX<->FPGA connection : the WEIM part of i.MX has a 16 bits bus address + but only [1:12] bits are connected to FPGA pins. From the i.MX point of view + it means that reading in memory mapped address 0x0002 or 0x0003 gives the same + result since the LSB bit of the address is not transmited. + + These 12 bits are forwarded to the interconnector which is responsible to + determine for what IP the data and addr signals must be routed.